Tenstorrent's Posts (144)

CPU/AI/SOC Physical Design Lead

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Physical design for high-performance designs going into industry leading CPU and AI/ML architecture. The person coming into this role will be involved in all implementation aspects from synthesis to tapeout for various IPs on the chip. The work is done alongside with a group of highly experienced engineers across various domains of the CPU/AI chip. This role is hybrid, based out of Santa Clara, CA, Austin, TX, or Ft. Collins, CO. We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting. Responsibilities: Experience & Qualifications Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government. If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Define PD requirements by working closely with the front-end team, understand the chip architecture and drive physical aspects early in the design cycle - Physical design tasks including such as synthesis, PnR, timing closure, area improvement, floorplanning, clocking, I/O planning and power optimization - End to end tasks from flow development to sign-off - Deploy innovative techniques for improving power, performance and area of the design, drive experiments with RTL, and evaluate synthesis, timing and power results - BS/MS/PhD in EE/ECE/CE/CS - Minimum BS and 10+ years of experience in Physical Design - Hands-on experience with synthesis, block and chip level implementation with industry standard PnR flows and tools - Strong experience in SOC/ASIC/GPU/CPU design flows on taped out designs, expertise in timing closure at block/chip levels and ECO flows - Experience with back-end design tools such as Primetime, Innovus, RedHawk, etc. - Knowledge of low-power design flows such as power gating, multi-Vt and voltage scaling - Strong programming skills in Tcl/Perl/Shell/Python - Excellent understanding of logic design fundamentals and gate/transistor level implementation - Exposure to DFT is an asset - Prior experience working on high performance technology nodes and understanding of deep sub-micron design problems/solutions - Strong problem solving and debug skills across various levels of design hierarchies

Location: Austin, Texas, United States; Fort Collins, Colorado, United States; Santa Clara, California, United States

Salary range: None - None

Customer IP Enablement Engineer

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Physical design for high-performance designs going into industry leading CPU and AI/ML architecture. The person coming into this role will be involved in all implementation aspects from synthesis to tapeout for various IPs on the chip. The work is done alongside a group of highly experienced engineers across various domains of the AI chip. This role ishybrid, based out of Santa Clara, CA, Fort Collins, CO or Austin, TX. We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government.  If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Own physical design for multiple variants of the IP to be delivered to customers - Physical design tasks including such as synthesis, PnR, area improvement, floorplanning, clocking, I/O planning and power optimization - Develop and own physical design integration guide for the IP - Engage with IP customers and address PPA related concerns - Collaborate with RTL designers to explore design options for achieving optimal PPA - BS/MS/PhD in EE/ECE/CE/CS - Expertise in optimizing PPA for high performance and low power designs - Prior experience with optimizing RTL for timing/power - Hands-on experience with synthesis, block and chip level implementation flows - Prior experience working on high performance technology nodes and understanding of deep sub-micron design problems/solutions - Strong programming skills in Tcl/Perl/Shell/Python - Knowledge of CPU Micro Architecture is a plusZPrior experience working with customers is an asset

Location: Austin, Texas, United States; Fort Collins, Colorado, United States; Santa Clara, California, United States

Salary range: None - None

Senior Physical Design Engineer

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Physical design for high-performance designs going into industry leading CPU and AI/ML architecture. The person coming into this role will be involved in all implementation aspects from synthesis to tapeout for various IPs on the chip. The work is done alongside with a group of highly experienced engineers across various domains of the AI chip. This role is hybrid, based out of Austin, Santa Clara or Ft Collins. We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting. Responsibilities: Experience & Qualifications Job Type: This role is hybrid, based out of Austin, TX; Santa Clara, CA; or Fort Collins, CO - Define PD requirements by working closely with the front-end team, understand the chip architecture and drive physical aspects early in the design cycle - Physical design tasks including such as synthesis, PnR, timing closure, area improvement, floorplanning, clocking, I/O planning and power optimization - Discussions with 3rd party IP providers, foundry partners and design services - End to end tasks from flow development to sign-off - Deploy innovative techniques for improving power, performance and area of the design, drive experiments with RTL, and evaluate synthesis, timing and power results - BS/MS/PhD in EE/ECE/CE/CS - Hands-on experience with synthesis, block and chip level implementation with industry standard PnR flows and tools - Strong experience in SOC/ASIC/GPU/CPU design flows on taped out designs, expertise in timing closure at block/chip levels and ECO flows - Experience with back-end design tools such as Primetime, Innovus, RedHawk, etc. - Knowledge of low-power design flows such as power gating, multi-Vt and voltage scaling - Strong programming skills in Tcl/Perl/Shell/Python - Excellent understanding of logic design fundamentals and gate/transistor level implementation - Exposure to DFT is an asset - Prior experience working on high performance technology nodes and understanding of deep sub-micron design problems/solutions - Strong problem solving and debug skills across various levels of design hierarchies

Location: Fort Collins, Colorado, United States

Salary range: None - None

Senior Physical Design Engineer - CTS

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. CTS Methodology Lead for high-performance designs going into industry leading CPU and AI/ML architecture. This role involves owning and driving CTS methodology development and implementation, and help define and refine clock architecture strategies (e.g., traditional CTS, H-tree, mesh) for a variety of high-performance designs. This role is hybrid, based out of Santa Clara, CA, Austin, TX or Ft. Collins, CO. We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government.  If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Own and drive CTS methodology development and implementation, ensuring industry-leading clock quality and performance. - Define and refine clock architecture strategies (e.g., traditional CTS, H-tree, mesh) for a variety of high-performance designs. - Utilize physical design tools (PNR) to design, implement, and optimize complex clock trees. - Optimize clock non-default rules (NDRs) to achieve minimal insertion delays, skew, and maximize overall power, performance, and area (PPA). - Remain hands-on with timing closure processes and collaborate with RTL, DFT, and physical implementation teams to resolve clocking challenges. - Evaluate and benchmark new CTS flows and tools; contribute to tool evaluations and methodology improvements. - Document methodologies and best practices; provide guidance and training to design teams. - Perform all aspects of design flow from logic synthesis, place and route, FEV, power, timing, quality checks, and design closure. - BS/MS/PhD in Electrical Engineering, Electronics, Computer Engineering, or Computer Science. - 5–10 years of relevant industry experience in physical design and CTS implementation. - Prior experience executing designs at leading edge technology nodes - Proven experience owning and delivering CTS for complex, high-performance ASIC or SoC designs. - Proficient in using place-and-route (PNR) tools for clock implementation and optimization. - Strong understanding of clocking methodologies, including mesh, H-tree, and traditional CTS strategies. - In-depth expertise in optimizing clock non-default rules (NDRs) for minimal insertion delay, skew, and improved PPA. - Familiarity with DFT clocking concepts is highly desirable. - Hands-on experience with synthesis and place and route using industry standard tools - Strong programming/scripting skills in Tcl, Perl, Shell, and Python. - Excellent verbal and written communication skills; collaborative attitude. - Ability to thrive in a fast-paced, innovative environment.

Location: Austin, Texas, United States; Fort Collins, Colorado, United States; Santa Clara, California, United States

Salary range: None - None

SOC Physical Verification Lead

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Physical Verification for high-performance designs going into industry leading CPU and AI/ML architecture. This role involves managing full chip and sub-block floor planning, providing essential collaterals for block-level physical implementation. It includes top-level SoC integration, such as power grid, clocking, and bump planning, while working closely with Architecture, RTL, and packaging teams. The position also drives layout verification closure and owns top-level SoC floorplan methodology and tools. This role is hybrid, based out of Santa Clara, CA, Austin, TX or Ft. Collins, CO. We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government. If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Responsible for floor planning of full chip and sub-blocks, delivering floorplan collaterals for block level physical implementation. - Top-level SoC integration including RDL, power grid, clocking and bump planning. - Cross discipline collaboration between Architecture, RTL and packaging teams to drive decisions. - Driving layout verification closure at SoC level. - Drive and own top-level SoC floorplan methodology and tools. - Minimum BS and 10+ years of experience in Physical Design of SoCs. - Proven track record of successful tape-outs and meeting performance targets. - In depth practical, hands-on knowledge of the entire P&R methodology - including but not limited to - IO planning, ESD techniques, floor planning, power planning, clock tree synthesis, routing, DFM techniques and physical verification. - Working knowledge of at least one of the industry CAD tools - Cadence, Synopsys, Mentor. - Hands-on experience in Power and Signal Integrity analysis. - Ability to debug and fix LVS, DRC, Antenna, ERC issues. - Strong communication and teamwork skills, with the ability to lead and collaborate in a cross-functional environment.

Location: Santa Clara, California, United States

Salary range: None - None

1 ... 18 19 20 21 ... 29