Tenstorrent's Posts (144)

Staff Engineer, CPU Core Feature Verification and Debug

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. We are looking for a CPU core level feature / testplan verification engineer responsible for ISA and microarchitectural verification. This role is hybrid, based out of Austin, TX or Santa Clara, CA. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government. If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Functional verification with emphasis on core level testplanning, stimulus development and regression debug for simulation and emulation regressions - Understand ISA and microarchitectural specifications for the Core and create comprehensive testplans - Hands-on debug for core level failures. Propose and implement stimulus enhancements and debug capability improvements for core, cluster and chip level testbench environments - Develop architectural and microarchitectural coverage for core features and create stimulus for closing coverage in a timely manner - Support design deployment across simulation and emulation platforms - Develop random and directed stimulus that spans pre-silicon, emulation and post-silicon domain - Work with design, test and post silicon validation teams to ensure high quality delivery of the entire CPU core / cluster - BS/MS/PhD in EE/ECE/CE/CS with at least 3 years of experience - Strong background and experience with high performance OOO CPU microarchitecture - Experience and understanding of one or more ISAs - x86, ARM or RISCV - Experience debugging RTL and DV in a simulation environment, proficient at waveform and log file based debug - Experienced with assembly, C/C++ and UVM based stimulus generation targeting both ISA and microarchitectural scenarios - Familiar with simulation, formal and emulation environments - Hands-on with scripting (Python, PERL) - Experience with hardware description languages (Verilog, VHDL) and simulators (VCS, NC, Verilator) - Strong problem solving and debug skills across various levels of design hierarchies

Location: Austin, Texas, United States

Salary range: None - None

CPU RTL Engineer, Shared Cache

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Tenstorrent is looking for a leadership level Cache RTL design engineer to join this innovative team as a technical expert. In this role, the candidate will develop and implement the highest performance, most energy efficient cache and fabric designs in the industry. This person will be a key contributor for developing Tenstorrent’s next generation of cores and caches. This role requires creativity and innovation, along with excellent verbal and written communication skills. The ideal candidate has strong analytical thinking and problem-solving skills and enjoys using those skills to accomplish goals. This role is Hybrid, based out of Austin,TX, Santa Clara, CA, or Fort Collins, CO. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been sanctioned by the U.S. government. As this position will have direct and/or indirect access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency information and/or documentation will be required and considered as Tenstorrent moves through the employment process. - RTL coding in Verilog leveraging on both industry tools as well as open-source infrastructure - Play a lead role in the architecture, design and development of processor L2 and LLC (Last Level Cache) for high-performance computing systems. - Design and micro architect Caches as driven by capacity, latency, bandwidth, and RAS requirements - Drive trade-offs for your logic by working closely with performance, DV and physical design engineers to craft optimal solutions that meet the design goals - Deploy innovative techniques for improving power, performance and area of the design, drive experiments with RTL and evaluate synthesis, timing and power results - Debug RTL/logic issues across various hierarchies (ex: core, chip) in both pre-silicon and post-silicon environment - BS/MS/PhD in EE/ECE/CE/CS with at least 10 years of experience - Experience in Cache, Multi-processor coherency microarchitecture, familiarity with AXI, TileLink and CHI protocol - Experience with computer architecture/system components/network/fabrics as a part of a CPU, ASIC or SOC design team - Expertise in logic design and ability to evaluate functional, performance, timing and power for you design - Strong experience with hardware description languages (Verilog, VHDL) and simulators (VCS, NC, Verilator) - Experience with NuCA NuMA (Non-uniform Cache Memory architecture) architectures and implementations. - Expertise in microarchitecture definition and specification development - Prior experience in industry standard ISAs – ARM, RISC-V, X86 preferred - Strong problem solving and debug skills across various levels of design hierarchies

Location: Santa Clara, California, United States

Salary range: None - None

CPU Core Feature Verification and Debug Engineer

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. We are looking for a CPU core level feature / testplan verification engineer responsible for ISA and micro-architectural verification. This role is on-site, based out of Bangalore, India. Responsibilities: Experience & Qualifications: Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. As this position will have direct and/or indirect access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency,asylee and refugeeinformation and supporting documentation will be required and considered as a condition of employment. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government.  If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Functional verification with emphasis on core level testplanning, stimulus development and regression debug for simulation and emulation regressions - Understand ISA and microarchitectural specifications for the Core and create comprehensive testplans - Hands-on debug for core level failures. Propose and implement stimulus enhancements and debug capability improvements for core, cluster and chip level testbench environments - Develop architectural and microarchitectural coverage for core features and create stimulus for closing coverage in a timely manner - Support design deployment across simulation and emulation platforms - Develop random and directed stimulus that spans pre-silicon, emulation and post-silicon domain - Work with design, test and post silicon validation teams to ensure high quality delivery of the entire CPU core / cluster - BS/MS/PhD in EE/ECE/CE/CS with at least 3 years of experience - Strong background and experience with high performance OOO CPU microarchitecture - Experience and understanding of one or more ISAs - x86, ARM or RISCV - Experience debugging RTL and DV in a simulation environment, proficient at waveform and log file based debug - Experienced with assembly, C/C++ and UVM based stimulus generation targeting both ISA and microarchitectural scenarios - Familiar with simulation, formal and emulation environments - Hands-on with scripting (Python, PERL) - Experience with hardware description languages (Verilog, VHDL) and simulators (VCS, NC, Verilator) - Strong problem solving and debug skills across various levels of design hierarchies

Location: Bengaluru, Karnataka, India

Salary range: None - None

Chief of Staff, CPU

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Tenstorrent is seeking an experienced technical manager with a strong background in CPU design or verification. This role is ideal for someone that is ready to pivot towards Project Management within the role of a Chief of Staff to Engineering leadership. This is a dynamic role spanning engineering program management to organization planning, budgeting to vendor management, silicon planning to executive readouts. As a CoS you will be supporting the delivery of Tenstorrent’s CPU product portfolio from design engineering to customer deployment. This is an important and multi-faceted role requiring someone to drive new ideas and initiatives, foster partnerships, improve collaboration and achieve the vision of our RISC-V CPU organization. This role ishybrid, based out of Santa Clara, CA or Austin, TX. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government.  If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Help manage key projects within the CPU team, from inception to completion. This will include driving cross-team alignment with our Physical Design, Software and Architecture teams, resource allocation, and monitoring progress to ensure that projects are delivered on time and within budget. Importantly, ready to roll up the sleeves and jump into engineering execution wherever necessary - Serve as the point of contact for communication both within the CPU and with other departments or external partners. This involves disseminating information from the executive team, facilitating communication between team members, and representing the team in meetings and presentations - Work closely with the executive team to develop and execute strategic plans for the CPU division - Provide leadership and mentoring to CPU Technical Program Managers - Build and maintain relationships with our Customer and Legal teams to support CPU IP delivery, manage vendor relationships for all tooling and licensing needs within the department. Headcount planning for the CPU division, drive strong partnership with our recruiting stakeholders and provide general hiring guidance, updates and support - Track key performance indicators (KPIs) and metrics to assess the execution velocity and identify areas for improvement and present findings to the executive team to support strategic decision-making - Required: 10+ years of experience within a CPU related role, with a deep understanding  of the end to end design process, industry, challenges, and competitors - Prior leadership experience in engineering management within the CPU space is strongly preferred - Strong organization, strategic planning and analytical skills. Ability to translate strategic vision into actionable plans and initiatives - Expert level presentation skills with the ability to create impactful presentation collateral, succinctly communicate technical roadmaps and influence stakeholders is required for this role - Excellent communication and interpersonal skills, with the ability to build relationships and influence stakeholders at all levels of the organization - Demonstrated project management abilities, including the ability to manage complex projects with multiple stakeholders and deliverables - Financial acumen, with the ability to develop and manage budgets, analyze financial data, and make data-driven decisions

Location: Santa Clara, California, United States

Salary range: None - None

CAD Engineer- Design Verification Infrastructure

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. Design and development of scalable DevOps infrastructure for high performance CPUs going into industry leading AI/ML architecture. The successful candidate will be responsible for administration and automation of many aspects of the Front-End compute environment. The person coming into this role will help define methodology and create tools and flows that will enable a multidisciplinary and multi-site team to execute flawlessly. This role isHybrid, based out of Santa Clara, CA or Austin, TX. Responsibilities: Experience & Qualifications: Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made. Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer. Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set  by the U.S. government. Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process. If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government.  If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded. - Administration and automation of workflows associated with servers, batch compute infrastructure and licensing tools - Linux administration for design team’s compute infrastructure - Development and maintenance of containers used across the design team - VM hosting and management for critical design team services - Maintain and enhance the Git infrastructure to support CI/CD, nightly regressions across multiple development platforms - Build software tools and scripts for design flow automation - Engage with leading industry vendors and 3rd party IP providers, driving integration of external tools and IPs in the design flow - Experience with open-source tool-flows and deployment of applicable tools and infrastructure in the design flow; drive tool decisions for build vs leverage vs buy - BS/MS/PhD in EE/ECE/CE/CS with minimum 3 years of industry experience - Experience with HPC compute - Experience with development of DV tools and infrastructure and large-scale regression environments is required, extensive debug of automation workflows - Experience working with build tools such as Bazel - Knowledge of EDA tools, strong understanding of simulators. Hands-on experience working with emulation environment and tools is a plus - Expertise developing tools for revision control, prior experience with git preferred - Very strong programming skills in C/C++, scripting skills in Python, Tcl, Perl - Familiarity with relational databases (e.g MySql, MariaDB) and visualization tools (e.g.Kibana)

Location: United States

Salary range: None - None

1 ... 24 25 26 27 ... 29